首页> 外国专利> Optimizing IC clock structures by minimizing clock uncertainty

Optimizing IC clock structures by minimizing clock uncertainty

机译:通过最小化时钟不确定性来优化IC时钟结构

摘要

A process is provided for optimizing a clock net in the form of a tree having a root defined by a driver pin and a plurality of leaves defined by driven pins. The process includes forcing a first buffer to a center of gravity of the plurality of leaves, inserting a set of second buffers so each leaf is driven by an inserted buffer without timing violations, and moving the first buffer to a center of gravity of the set of second buffers.
机译:提供了一种用于以树的形式优化时钟网的方法,该树具有由驱动器引脚定义的根和由驱动器引脚定义的多个叶子。该过程包括:将第一缓冲区强制到多个叶子的重心;插入一组第二缓冲区,以使每个叶子都由插入的缓冲区驱动而没有时序冲突;将第一缓冲区移到该组的重心第二个缓冲区。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号