首页> 外国专利> Read-leveling implementations for DDR3 applications on an FPGA

Read-leveling implementations for DDR3 applications on an FPGA

机译:FPGA上DDR3应用的读取均衡实现

摘要

Circuits, methods, and apparatus for transferring data from a device's input clock domain to a core clock domain. One example achieves this by using a retiming element between input and core circuits. The retiming element is calibrated by incrementally sweeping a delay and receiving data at each increment. Minimum and maximum delays where data is received without errors are averaged. This average can then be used to adjust the timing of a circuit element inserted in an input path between an input register clocked by an input strobe signal and an output register clocked by a core clock signal. In one example, an input signal may be delayed by an amount corresponding to the delay setting. In other examples, each input signal is registered using an intermediate register between the input register and the output register, where a clock signal is delayed by an amount corresponding to the delay setting.
机译:用于将数据从设备的输入时钟域传输到核心时钟域的电路,方法和装置。一个例子是通过在输入和核心电路之间使用一个重定时元件来实现的。通过逐步扫描延迟并以每个增量接收数据来校准重定时元素。对接收到的无错误数据的最小和最大延迟进行平均。然后,该平均值可以用于调整插入在由选通信号输入时钟的输入寄存器和由核心时钟信号输入时钟的输出寄存器之间的输入路径中的电路元件的时序。在一个示例中,输入信号可以被延迟与延迟设置相对应的量。在其他示例中,使用输入寄存器和输出寄存器之间的中间寄存器来注册每个输入信号,其中时钟信号被延迟与延迟设置相对应的量。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号