首页> 外国专利> TIERED BUILT-IN SELF-TEST (BIST) ARCHITECTURE FOR TESTING DISTRIBUTED MEMORY MODULES

TIERED BUILT-IN SELF-TEST (BIST) ARCHITECTURE FOR TESTING DISTRIBUTED MEMORY MODULES

机译:分层内置的自测(BIST)体系结构,用于测试分布式内存模块

摘要

A distributed, hierarchical built-in self-test (BIST) architecture for testing the operation of one or more memory modules is described. As described, the architecture includes three tiers of abstraction: a centralized BIST controller, a set of sequencers, and a set of memory interfaces coupled to memory modules. The BIST controller stores a set of commands that generically define an algorithm for testing the memory modules without regard to the physical characteristics or timing requirements of the memory modules. The sequencers receive the commands and generate sequences of memory operations in accordance with the timing requirements of the various memory modules. The memory interfaces apply the memory operations to the memory module in accordance with physical characteristics of the memory module, e.g., by translating address and data signals based on the row-column arrangement of the memory modules to achieve bit patterns described by the commands.
机译:描述了用于测试一个或多个存储器模块的操作的分布式,分层的内置自测试(BIST)体系结构。如上所述,该体系结构包括三层抽象:集中式BIST控制器,一组定序器和一组与内存模块耦合的内存接口。 BIST控制器存储一组命令,这些命令通常定义用于测试内存模块的算法,而无需考虑内存模块的物理特性或时序要求。定序器根据各种存储模块的时序要求接收命令并生成存储操作序列。存储器接口根据存储器模块的物理特性,例如通过基于存储器模块的行-列布置转换地址和数据信号,以将命令描述的位模式应用于存储器模块。

著录项

  • 公开/公告号IN229853B

    专利类型

  • 公开/公告日2009-03-27

    原文格式PDF

  • 申请/专利权人

    申请/专利号IN2331/CHENP/2005

  • 发明设计人 HANSQUINE DAVID W;AVERBUJ ROBERTO FABIAN;

    申请日0000-00-00

  • 分类号G11C29/04;

  • 国家 IN

  • 入库时间 2022-08-21 19:26:46

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号