首页> 外国专利> Method of Minimizing Early-mode Violations Causing Minimum Impact to a Chip Design

Method of Minimizing Early-mode Violations Causing Minimum Impact to a Chip Design

机译:最小化对芯片设计造成最小影响的早期模式冲突的方法

摘要

A system and a method for correcting early-mode timing violations that operate across the process space of a circuit design. Optimizations are performed to replace padding that increase path delays on fast paths. At the stage in the design process where early-mode violations are addressed, placement, late-mode timing closure, routing, and detailed electrical and timing analysis are assumed to have been completed. The optimizations are designed to be effective in delaying fast paths while minimizing the impact on already-completed work on the chip, in contrast to relying only on adding pads that can have a negative impact on all of these quantities. The optimizations are classified according to their invasiveness and are followed by their deployment. The deployment is designed to minimize using delay pads, reduce design disruptions, and minimize effects on other aspects of the design.
机译:一种用于校正在电路设计的处理空间中运行的早期模式时序违规的系统和方法。执行优化以替换会增加快速路径上路径延迟的填充。在设计过程中解决早期模式违规的阶段,假定已经完成布局,后期模式时序收敛,布线以及详细的电气和时序分析。与仅依赖于可能对所有这些数量产生负面影响的焊盘相反,这些优化设计旨在有效地延迟快速路径,同时将对芯片上已完成工作的影响降至最低。这些优化根据其侵入性进行分类,然后进行部署。部署旨在最大程度地减少延迟垫的使用,减少设计中断,并最大程度地减少对设计其他方面的影响。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号