首页> 外国专利> Method and apparatus for statistical CMOS device characterization

Method and apparatus for statistical CMOS device characterization

机译:用于统计CMOS器件表征的方法和装置

摘要

A unified test structure having a large number of electronic devices under test is used to characterize both capacitance-voltage parameters (C-V) and current-voltage parameters (I-V) of the devices. The devices are arranged in an array of columns and rows, and selected by control logic which gates input/output pins that act variously as current sources, sinks, clamps, measurement ports and sense lines. The capacitance-voltage parameter is measured by taking baseline and excited current measurements for different excitation voltage frequencies, calculating current differences between the baseline and excited current measurements, and generating a linear relationship between the current differences and the different frequencies. The capacitance is then derived by dividing a slope of a line representing the linear relationship by the excitation voltage. Different electronic devices may be so tested, including transistors and interconnect structures.
机译:具有大量被测电子设备的统一测试结构用于表征设备的电容电压参数(C-V)和电流电压参数(I-V)。器件排列成行和列的阵列,并通过控制逻辑进行选择,控制逻辑对输入/输出引脚进行选通,这些输入/输出引脚分别用作电流源,灌电流,钳位,测量端口和感测线。通过获取不同激励电压频率的基线和激励电流测量值,计算基线和激励电流测量值之间的电流差以及在电流差和不同频率之间生成线性关系来测量电容电压参数。然后通过将代表线性关系的线的斜率除以激励电压来得出电容。可以如此测试不同的电子设备,包括晶体管和互连结构。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号