首页> 外国专利> Techniques for mitigating, detecting, and correcting single event upset effects

Techniques for mitigating, detecting, and correcting single event upset effects

机译:缓解,检测和纠正单事件心烦效应的技术

摘要

SEU mitigation, detection, and correction techniques are disclosed. Mitigation techniques include: triple redundancy of a logic path extended the length of the FPGA; triple logic module and feedback redundancy provides redundant voter circuits at redundant logic outputs and voter circuits in feedback loops; enhanced triple device redundancy using three FPGAs is introduced to provide nine instances of the user's logic; critical redundant outputs are wire-ANDed together; redundant dual port RAMs, with one port dedicated to refreshing data; and redundant clock delay locked loops (DLL) are monitored and reset if each DLL does not remain in phase with the majority of the DLLs. Detection techniques include: configuration memory readback wherein a checksum is verified; separate FPGAs perform readbacks of configuration memory of a neighbor FPGA; and an FPGA performs a self-readback of its configuration memory array. Correction techniques include reconfiguration of partial configuration data and “scrubbing” based on anticipated SEUs.
机译:公开了SEU缓解,检测和校正技术。缓解技术包括:逻辑路径的三重冗余扩展了FPGA的长度;三重逻辑模块和反馈冗余提供冗余逻辑输出的冗余表决器电路和反馈环路中的表决器电路;引入了使用三个FPGA的增强型三重设备冗余,以提供九个用户逻辑实例;关键的冗余输出线连接在一起;冗余双端口RAM,其中一个端口专用于刷新数据;如果每个DLL与大多数DLL不保持同相,则会监视并重置冗余时钟延迟锁定环(DLL)和冗余时钟延迟锁定环(DLL)。检测技术包括:配置存储器回读,其中校验和被验证;以及独立的FPGA执行相邻FPGA的配置存储器的回读; FPGA执行其配置存储阵列的自回读。校正技术包括重新配置部分配置数据和基于预期的SEU进行“清理”。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号