首页> 外国专利> Hardware architecture to compute different sizes of DFT

Hardware architecture to compute different sizes of DFT

机译:用于计算不同大小的DFT的硬件体系结构

摘要

The invention presented in this document deals with the hardware implementation of the General Prime Factor Algorithm (GPFA) on integrated circuits on the purpose of minimizing both the complexity and the latency. It proposes a device to implement discrete Fourier transforms in a self-sorting and in-place manner for composite sizes that can be factorized into the product of mutually prime numbers, where some or all of these numbers can expressed as the power of a given base number. The described DFT device is able to dynamically changing the size of the DFT between two consecutive transforms. Derivations of the proposed algorithm are presented to further reduce the latency at the expense of an increased complexity.
机译:为了使复杂度和等待时间最小化,该文献中提出的发明涉及集成电路上的通用素因数算法(GPFA)的硬件实现。它提出了一种以自排序和就地方式实现离散傅里叶变换的设备,该设备可以将复合大小分解为互质数的乘积,其中这些数中的一些或全部可以表示为给定基数的幂数。所描述的DFT设备能够在两个连续的变换之间动态地改变DFT的大小。提出了所提出算法的派生以进一步减少等待时间,但代价是增加了复杂性。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号