首页> 外国专利> MULTITHREADED CLUSTERED MICROARCHITECTURE WITH DYNAMIC BACK-END ASSIGNMENT

MULTITHREADED CLUSTERED MICROARCHITECTURE WITH DYNAMIC BACK-END ASSIGNMENT

机译:具有动态后端分配的多线程集群微体系结构

摘要

A multithreaded clustered microarchitecture with dynamic back-end assignment is presented. A processing system may include a plurality of instruction caches and front-end units each to process an individual thread from a corresponding one of the instruction caches, a plurality of back-end units, and an interconnect network to couple the front-end and back-end units. A method may include measuring a performance metric of a back-end unit, comparing the measurement to a first value, and reassigning, or not, the back-end unit according to the comparison. Computer systems according to embodiments of the invention may include: a random access memory; a system bus; and a processor having a plurality of instruction caches, a plurality of front-end units each to process an individual thread from a corresponding one of the instruction caches; a plurality of back-end units; and an interconnect network coupled to the plurality of front-end units and the plurality of back-end units.
机译:提出了一种具有动态后端分配的多线程集群微体系结构。一种处理系统可以包括多个指令高速缓存和前端单元,每个指令高速缓存和前端单元处理来自指令高速缓存的相应一个的指令线程,多个后端单元,以及将前端和后端耦合的互连网络。 -末端单位。一种方法可以包括:测量后端单元的性能度量;将测量结果与第一值进行比较;以及根据该比较来重新分配或不分配后端单元。根据本发明实施例的计算机系统可以包括:随机存取存储器;以及系统总线;处理器,其具有多个指令高速缓冲存储器,多个前端单元,每个前端单元处理来自相应的一个指令高速缓冲存储器的单个线程;多个后端单元;互连网络,其耦合到所述多个前端单元和所述多个后端单元。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号