首页> 外国专利> Apparatus and method for micro performance tuning of a clocked digital system

Apparatus and method for micro performance tuning of a clocked digital system

机译:用于时钟数字系统的微性能调整的设备和方法

摘要

An apparatus and method for micro-tuning an effective clock frequency of a core in a microprocessor. The apparatus includes a microprocessor having at least one core with logic configured to transition between states, a clock signal coupled to the microprocessor, the clock signal having a predetermined clock frequency based on a worst-case clock frequency and a predetermined clock period. The apparatus further including at least one voltage drop sensor coupled to the core, the sensor being configured to generate an output signal for detecting a voltage drop in the core and to determine whether or not the output signal is detected within the clock period and, if the output signal is not detected, the sensor dynamically adjusts the clock period of the clock signal provided to the core to allow more time to complete state transitions, such that, dynamically adjusting the clock period effectively changes an effective core clock frequency.
机译:一种微调谐微处理器中内核的有效时钟频率的装置和方法。该设备包括微处理器,该微处理器具有至少一个具有配置为在状态之间转换的逻辑的核,耦合至该微处理器的时钟信号,该时钟信号具有基于最坏情况的时钟频率的预定时钟频率和预定时钟周期。该设备还包括至少一个耦合至核心的电压降传感器,该传感器被配置为生成用于检测核心中的电压降的输出信号,并确定是否在时钟周期内检测到该输出信号,以及是否如果未检测到输出信号,则传感器会动态调整提供给内核的时钟信号的时钟周期,以留出更多时间完成状态转换,从而动态调整时钟周期会有效地更改有效的内核时钟频率。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号