首页> 外国专利> Optimal Chip Acceptance Criterion and its Applications

Optimal Chip Acceptance Criterion and its Applications

机译:最佳芯片接受标准及其应用

摘要

At least one target metric is identified for an integrated circuit chip design for which manufacturing chip testing is to be optimized. At least one surrogate metric is also identified for the integrated circuit chip design for which manufacturing chip testing is to be optimized. A relationship between the at least one target metric and the at least one surrogate metric is modeled using a general joint probability density function. A chip disposition criterion is determined based on the general joint probability density function. The chip disposition criterion determines, for a given physical chip putatively manufactured in accordance with the design, based on the at least one surrogate metric for the given physical chip, whether the given physical chip is to be accepted or discarded during the manufacturing chip testing.
机译:为集成电路芯片设计确定至少一个目标度量,针对该集成电路芯片设计将优化制造芯片测试。还为集成电路芯片设计确定了至少一个替代度量,针对该度量要优化制造芯片测试。使用通用联合概率密度函数对至少一个目标度量和至少一个替代度量之间的关系进行建模。基于一般的联合概率密度函数确定筹码配置标准。对于根据设计假定地制造的给定物理芯片,芯片布置标准基于给定物理芯片的至少一个替代度量来确定在制造芯片测试期间是否要接受或丢弃给定物理芯片。

著录项

  • 公开/公告号US2012124535A1

    专利类型

  • 公开/公告日2012-05-17

    原文格式PDF

  • 申请/专利权人 JINJUN XIONG;VLADIMIR ZOLOTOV;

    申请/专利号US20100946950

  • 发明设计人 JINJUN XIONG;VLADIMIR ZOLOTOV;

    申请日2010-11-16

  • 分类号G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 17:33:39

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号