首页> 外国专利> PROGRAMMABLE ELECTRO-MAGNETIC-INTERFERENCE (EMI) REDUCTION WITH ENHANCED NOISE IMMUNITY AND PROCESS TOLERANCE

PROGRAMMABLE ELECTRO-MAGNETIC-INTERFERENCE (EMI) REDUCTION WITH ENHANCED NOISE IMMUNITY AND PROCESS TOLERANCE

机译:可编程的电磁干扰(EMI)降低技术,具有增强的抗干扰性和工艺公差

摘要

A frequency dithering circuit reduces emissions that cause Electro-Magnetic Interference (EMI) by spreading the spectrum of a clock. The clock sequences a counter that drives a digital count value to a digital-to-analog converter (DAC). The DAC outputs a sawtooth wave with a wide voltage swing. A subtractor scales down the voltage swing to produce a reduced-swing sawtooth wave which is used as an upper limit voltage. Comparators trigger a set-reset latch to toggle the clock when current pumps charge and discharge a capacitor beyond voltage limits. Since the upper limit voltage is the reduced sawtooth wave from the subtractor, the amount of time to charge the capacitor varies, dithering the period of the clock. The degree of dithering can be adjusted by programming the feedback resistance in the subtractor. The subtractor reduces the sensitivity of dithering to errors in the DAC, allowing for an inexpensive, less precise DAC.
机译:频率抖动电路通过扩展时钟频谱来减少引起电磁干扰(EMI)的辐射。时钟对计数器进行排序,该计数器将数字计数值驱动到数模转换器(DAC)。 DAC输出具有宽电压摆幅的锯齿波。减法器按比例减小电压摆幅以产生减小摆幅的锯齿波,该波被用作上限电压。当电流泵对电容器进行超过电压限制的充电和放电时,比较器触发置位复位锁存器以切换时钟。由于上限电压是来自减法器的减小的锯齿波,因此电容器充电的时间会发生变化,从而使时钟周期抖动。可以通过对减法器中的反馈电阻进行编程来调整抖动程度。减法器降低了抖动对DAC中误差的敏感度,从而实现了价格低廉,精度较低的DAC。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号