首页> 外国专利> Buried Power Grid Designs and the Methods for Forming Buried Power Grids in CMOS Technologies for Improved Radiation Hardness

Buried Power Grid Designs and the Methods for Forming Buried Power Grids in CMOS Technologies for Improved Radiation Hardness

机译:CMOS技术中埋入式电网设计和形成埋入式电网的方法以提高辐射强度

摘要

Buried power grids are designed as a fine mesh-type pattern of heavily doped diffusion regions with neutral epitaxial region cores to allow the uninterrupted electrical continuity of the epitaxial substrate, thus avoiding floating substrate effects. The buried power grids are formed beneath the epitaxial substrate surface and are powered via electrical contact to adjacent well regions. The buried power grids, when powered, form strongly reverse-biased buried pn junction regions that restrict radiation induced excess charge collection volumes and draw excess charge away from sensitive circuit nodes The method for forming buried power grids requires no uniquely complex process steps and no critical mask alignments to the CMOS devices on the epitaxial top surface. Buried power grids provide enhanced protection to sensitive circuit nodes against logic upsets due to single-particle and prompt dose radiation events and thereby improve the radiation hardness and decreases the latchup susceptibility of CMOS circuits.
机译:埋入式电源网被设计为具有中性外延区核心的重掺杂扩散区的精细网格型图案,以允许外延基板的不间断电连续性,从而避免了浮动基板的影响。掩埋的电网形成在外延衬底表面下方,并通过电接触向相邻的阱区域供电。掩埋电网在通电时会形成强烈反向偏置的掩埋pn结区域,这些区域会限制辐射引起的多余电荷收集量,并从敏感的电路节点中抽走多余的电荷。掩模对准外延顶面上的CMOS器件。埋入式电网为敏感电路节点提供了增强的保护,以防止由于单粒子和即时剂量辐射事件引起的逻辑混乱,从而提高了辐射硬度并降低了CMOS电路的闩锁敏感性。

著录项

  • 公开/公告号US2013161758A1

    专利类型

  • 公开/公告日2013-06-27

    原文格式PDF

  • 申请/专利权人 LEONARD RICHARD ROCKETT;

    申请/专利号US201213726975

  • 发明设计人 LEONARD RICHARD ROCKETT;

    申请日2012-12-26

  • 分类号H01L27/092;H01L21/02;G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 16:51:06

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号