首页> 外国专利> Scalable scan-based test architecture with reduced test time and test power

Scalable scan-based test architecture with reduced test time and test power

机译:可扩展的基于扫描的测试架构,减少了测试时间和测试能力

摘要

A scalable scan-based architecture with reduced test time, test power and test pin-count in scan based testing of ICs. In an embodiment, a test vector is scanned serially into a functional memory element at a first frequency, which then de-multiplexes the bits in the test vector to multiple sub-chains at a lower frequency. Due to the use of lower frequency to scan-in, the power dissipation is reduced. Due to the use of the higher frequency to scan-in the test vector as well as multiple sub-chains, the test time is reduced. Due to the use of the functional memory elements for scanning in the test vector at higher frequency, any number of chains can potentially be supported.
机译:一种可扩展的基于扫描的体系结构,可减少基于IC的扫描测试中的测试时间,测试功率和测试引脚数。在一个实施例中,以第一频率将测试矢量串行扫描到功能存储元件中,然后,将其以较低的频率将测试矢量中的比特解复用为多个子链。由于使用较低的频率进行扫描,因此降低了功耗。由于使用了较高的频率来扫描测试向量以及多个子链,因此减少了测试时间。由于使用功能存储元件以较高频率扫描测试向量,因此可能支持任何数量的链。

著录项

  • 公开/公告号US8510616B2

    专利类型

  • 公开/公告日2013-08-13

    原文格式PDF

  • 申请/专利权人 RAKSHIT KUMAR SINGHAL;

    申请/专利号US20080031699

  • 发明设计人 RAKSHIT KUMAR SINGHAL;

    申请日2008-02-14

  • 分类号G01R31/28;

  • 国家 US

  • 入库时间 2022-08-21 16:47:58

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号