首页> 外国专利> REDUCED RESIDUAL OFFSET SIGMA DELTA ANALOG-TO-DIGITAL CONVERTER (ADC) WITH CHOPPER TIMING AT END OF INTEGRATING PHASE BEFORE TRAILING EDGE

REDUCED RESIDUAL OFFSET SIGMA DELTA ANALOG-TO-DIGITAL CONVERTER (ADC) WITH CHOPPER TIMING AT END OF INTEGRATING PHASE BEFORE TRAILING EDGE

机译:降低了剩余的SIGMA DELTA模拟-数字转换器(ADC)的残差,并在整合前将相位进行了校正

摘要

An analog-to-digital converter (ADC) has a chopper-stabilized sigma-delta modulator (SDM). The SDM uses switched-capacitor integrators to sample, hold, and integrate an analog input in response to non-overlapping multi-phase clocks. Chopper multipliers are inserted on the inputs and outputs of an op amp in a first stage integrator. The chopper multipliers swap or pass through differential inputs in response to non-overlapping chopper clocks. A master clock operating at a frequency of the multi-phase clocks is divided down to trigger generation of the chopper clocks. Delay lines ensure that the edges of the chopper clocks occur before the edges of the multi-phase clocks. The chopper multipliers have already switched and are thus stable when multi-phase clocks change so charge injection at switches controlled by the multi-phase clocks is not immediately modulated by chopper multipliers. This clock timing increases the time available to respond to charge injection at switches improving linearity.
机译:模数转换器(ADC)具有斩波稳定的sigma-delta调制器(SDM)。 SDM使用开关电容积分器来采样,保持和积分模拟输入,以响应不重叠的多相时钟。在第一级积分器中,斩波乘法器插入运算放大器的输入和输出。斩波器乘法器响应于不重叠的斩波器时钟而交换或通过差分输入。以多相时钟的频率运行的主时钟被分频以触发斩波器时钟的生成。延迟线确保斩波器时钟的边缘出现在多相时钟的边缘之前。斩波乘法器已经切换,因此当多相时钟改变时是稳定的,因此由多相时钟控制的开关处的电荷注入不会被斩波乘法器立即调制。此时钟时序增加了可用于响应开关处电荷注入的时间,从而改善了线性度。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号