首页> 外国专利> Method and device null address total comparison for reducing address total comparison entry

Method and device null address total comparison for reducing address total comparison entry

机译:用于减少地址总比较条目的方法和设备空地址总比较

摘要

Techniques are described for sum address compare (A+B=K) operation for use in translation lookaside buffers and content addressable memory devices, for example. Address input signals A and B are supplied as input to the A+B=K operation and K is a previous value stored in a plurality of memory cells. In each memory cell, a single logic gate circuit output and its inversion are generated in response to updating the memory cells, wherein each single logic gate circuit has as input an associated memory cell output and a next lowest significant bit adjacent memory cell output. In each of the memory cells, a portion of the A+B=K operation associated with each memory cell is generated in a partial lookup compare circuit wherein the corresponding address input signals A and B are combined with the associated memory cell output and the generated single logic gate circuit output and its inversion during a read lookup compare operation.
机译:例如,描述了用于求和地址比较(A + B = K)操作的技术,以用于转换后备缓冲器和内容可寻址存储设备。地址输入信号A和B被作为输入提供给A + B = K操作,并且K是存储在多个存储单元中的先前值。在每个存储单元中,响应于更新存储单元而生成单个逻辑门电路输出及其反相,其中每个单个逻辑门电路具有与之相关的存储单元输出和与存储单元输出相邻的下一个最低有效位作为输入。在每个存储单元中,在局部查找比较电路中生成与每个存储单元相关联的A + B = K操作的一部分,其中,将对应的地址输入信号A和B与相关的存储单元输出相组合,并生成读取查找比较操作期间的单逻辑门电路输出及其反相。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号