首页> 外国专利> Hierarchical design of integrated circuits with multi-patterning requirements

Hierarchical design of integrated circuits with multi-patterning requirements

机译:具有多图案要求的集成电路的分层设计

摘要

Systems and methods for avoiding restrictions on cell placement in a hierarchical design of integrated circuits with multi-patterning requirements are described. The method may be provided implemented in a computer infrastructure having computer executable code tangibly embodied on a computer readable storage medium having programming instructions operable to assign a color to each pattern shape in a first cell, assign a color to each pattern shape in a second cell, characterize quantities of interest for each pattern shape in the first cell, determine that the colors assigned in the first cell are all one to one mappable to the colors assigned in the second cells, characterize quantities of interest for each pattern shape in the second cell using the quantities of interest characterized for the first cell, and model the quantities of interest for the first cell and the second cell.
机译:描述了用于避免在具有多图案要求的集成电路的分层设计中避免单元放置的限制的系统和方法。可以在具有计算机可执行代码的计算机基础结构中提供该方法,该计算机可执行代码有形地体现在计算机可读存储介质上,该计算机可执行代码具有可用于向第一单元中的每个图案形状分配颜色,向第二单元中的每个图案形状分配颜色的编程指令。 ,表征第一个像元中每个图案形状的关注量,确定在第一个像元中分配的颜色都可以一对一映射到第二个像元中分配的颜色,表征第二个像元中每个图案形状的关注量使用为第一个单元格特征化的兴趣量,并为第一个单元格和第二个单元格的兴趣量建模。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号