首页> 外国专利> Robust circuit protected against transient perturbations and timing faults

Robust circuit protected against transient perturbations and timing faults

机译:强大的电路可防止瞬态干扰和定时故障

摘要

A circuit comprises a combinatory logic circuit having one input and one output (A). First and second sampling elements (92, 93) are connected to the output (A) and sample this output respectively at the activation of a first and second latching events determined by an event of first and second clock signals (CK). The event of second clock signal (CK) is delayed with respect to the event of a first clock by a delay which is shorter than the clock period. An analysis circuit (95) analyzes the outputs of the first and the second sampling elements and provides an error detection signal. The analysis circuit (95) sets the error detection signal (E) at the pre-determined value if the outputs of the first and second sampling elements (92, 93) are different. The circuit is used in a first operating mode in which the event of a second clock (CK) determining the second latching event is delayed with respect to the event of first clock (CK) determining the first latching event by a delay which is larger than a largest delay of the circuit.
机译:一种电路,包括具有一个输入和一个输出(A)的组合逻辑电路。第一和第二采样元件(92、93)连接到输出(A),并且在由第一和第二时钟信号(CK)的事件确定的第一和第二锁存事件的激活时分别对该输出进行采样。第二时钟信号(CK)的事件相对于第一时钟的事件被延迟比时钟周期短的延迟。分析电路(95)分析第一和第二采样元件的输出并提供错误检测信号。如果第一和第二采样元件(92、93)的输出不同,则分析电路(95)将检错信号(E)设置为预定值。该电路被用在第一操作模式中,其中第二时钟(CK)确定第二锁存事件的事件相对于第一时钟(CK)确定第一锁存事件的事件被延迟大于电路的最大延迟。

著录项

  • 公开/公告号EP2675067A1

    专利类型

  • 公开/公告日2013-12-18

    原文格式PDF

  • 申请/专利权人 IROC TECHNOLOGIES;

    申请/专利号EP20120354035

  • 发明设计人 NICOLAIDIS MICHEL;ALEXANDRESCU DAN;

    申请日2012-06-12

  • 分类号H03K19/007;

  • 国家 EP

  • 入库时间 2022-08-21 15:47:42

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号