首页> 外国专利> Late in-situ doped SiGe junctions for PMOS devices on 28 nm low power/high performance technologies using a silicon oxide encapsulation, early halo and extension implantations

Late in-situ doped SiGe junctions for PMOS devices on 28 nm low power/high performance technologies using a silicon oxide encapsulation, early halo and extension implantations

机译:采用氧化硅封装,早期晕圈和延伸注入的28 nm低功率/高性能技术,用于PMOS器件的后期原位掺杂SiGe结

摘要

A HKMG device with PMOS eSiGe source/drain regions is provided. Embodiments include forming first and second HKMG gate stacks on a substrate, forming a nitride liner and oxide spacers on each side of each HKMG gate stack, performing halo/extension implants at each side of each HKMG gate stack, forming an oxide liner and nitride spacers on the oxide spacers of each HKMG gate stack, forming deep source/drain regions at opposite sides of the second HKMG gate stack, forming an oxide hardmask over the second HKMG gate stack, forming embedded silicon germanium (eSiGe) at opposite sides of the first HKMG gate stack, and removing the oxide hardmask.
机译:提供了具有PMOS eSiGe源/漏区的HKMG器件。实施例包括在衬底上形成第一和第二HKMG栅叠层,在每个HKMG栅叠层的每一侧上形成氮化物衬里和氧化物间隔物,在每个HKMG栅叠层的每一侧上进行晕圈/延伸注入,形成氧化物衬里和氮化物间隔物。在每个HKMG栅极叠层的氧化物隔离层上,在第二个HKMG栅极叠层的相对侧上形成深的源极/漏极区,在第二个HKMG栅极叠层上形成氧化物硬掩模,在第一层的相对侧上形成嵌入式硅锗(eSiGe) HKMG栅叠层,并去除氧化物硬掩模。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号