首页> 外国专利> Co-simulation methodology to address performance and runtime challenges of gate level simulations with, SDF timing using emulators

Co-simulation methodology to address performance and runtime challenges of gate level simulations with, SDF timing using emulators

机译:使用仿真器通过SDF时序来解决门级仿真的性能和运行时挑战的协同仿真方法

摘要

The present patent document relates to a method and apparatus for more efficiently simulating a circuit design (DUT), making use of a hardware functional verification device such as a processor-based emulator. A set of linked databases are compiled for the DUT, one for hardware emulation (without timing information for the DUT) and one for software simulation (including timing information) that remain synchronized during runtime. The compiled design is run in a hardware emulator during an initialization/configuration phase and the state saved. The state is then swapped to a software simulator where timing information, such as SDF timing, may be honored during the second part of the run and the user's test bench stimuli applied to the design.
机译:本专利文件涉及一种利用硬件功能验证设备(例如基于处理器的仿真器)来更有效地仿真电路设计(DUT)的方法和设备。为DUT编译了一组链接数据库,一个数据库用于硬件仿真(没有DUT的时序信息),另一个用于软件仿真(包括时序信息),这些数据库在运行时保持同步。在初始化/配置阶段,编译的设计在硬件仿真器中运行,并保存状态。然后将状态交换到软件模拟器,在该模拟器中,可以在运行的第二部分中遵守时序信息(例如SDF时序),并将用户的测试台刺激应用于设计。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号