首页> 外国专利> Reverse interface logic model for optimizing physical hierarchy under full chip constraint

Reverse interface logic model for optimizing physical hierarchy under full chip constraint

机译:在全芯片约束下优化物理层次的反向接口逻辑模型

摘要

A system, method, and computer program product for automatically optimizing circuit designs. A graphical user interface based environment allows arbitrary selection of a circuit design region to be optimized based on physical layout, without regard for logical hierarchy. Embodiments analyze circuit paths crossing optimization region boundaries and replace externally connected circuitry with an interface logic model describing such circuitry from the optimization region boundary to a first register occurrence. A reduced netlist spans the regional circuitry and the modeled external circuitry. Embodiments optimize the reduced netlist under design constraints applicable to the full circuit design. Changes to the original circuit design made by the optimization are tangibly saved as engineering change orders. The optimization process may be applied to other regions, including via parallel execution by multiple processors. Conventional design bottlenecks may be bypassed for greatly improved quality of results and reduced turnaround time.
机译:一种用于自动优化电路设计的系统,方法和计算机程序产品。基于图形用户界面的环境允许基于物理布局优化电路设计区域的任意选择,而无需考虑逻辑层次。实施例分析跨越优化区域边界的电路路径,并且用描述该电路从优化区域边界到第一寄存器出现的接口逻辑模型替换外部连接的电路。减少的网表跨越区域电路和建模的外部电路。实施例在适用于全电路设计的设计约束下优化简化的网表。通过优化对原始电路设计进行的更改将切实保存为工程更改订单。优化过程可以应用于其他区域,包括通过多个处理器并行执行。可以绕过常规设计瓶颈,以大大提高结果质量并减少周转时间。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号