首页> 外国专利> Successive approximation register-based analog-to-digital converter with increased time frame for digital-to-analog capacitor settling

Successive approximation register-based analog-to-digital converter with increased time frame for digital-to-analog capacitor settling

机译:基于逐次逼近寄存器的模数转换器,具有更长的时间范围,用于数模电容器建立

摘要

Embodiments relate to successive approximation register (SAR)-based analog-to-digital converters (ADCs) that increase a time frame allocated for the settling of capacitors in a digital-to-analog converter (DAC) capacitor network by feeding a comparator output signal to the DAC to begin DAC capacitor settling before the comparator output is latched by a clock signal at a latching time. The SAR ADC can include a window circuit that provides the comparator output directly from the comparator to the DAC before the latching time of the comparator. After the latching time, the latched version of the comparator output is provided to the DAC capacitor. By providing the capacitor output to the DAC capacitor before latching, DAC capacitor can settle earlier compared to an SAR ADC where DAC capacitor settling begins after the latching time of the comparator.
机译:实施例涉及基于逐次逼近寄存器(SAR)的模数转换器(ADC),其通过馈送比较器输出信号来增加分配给数模转换器(DAC)电容器网络中的电容器建立的时间范围。在比较器的输出在锁存时间被时钟信号锁存之前,将其连接至DAC以开始DAC电容的建立。 SAR ADC可以包括一个窗口电路,该窗口电路在比较器的锁存时间之前将比较器的输出直接从比较器提供给DAC。锁存时间过后,比较器输出的锁存版本将提供给DAC电容器。通过在锁存之前将电容器输出提供给DAC电容器,与SAR ADC相比,DAC电容器可以更早地建立稳定,SAR ADC在比较器的锁存时间之后才开始建立DAC电容器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号