首页> 外国专利> SUCCESSIVE APPROXIMATION REGISTER-BASED ANALOG-TO-DIGITAL CONVERTER WITH INCREASED TIME FRAME FOR DIGITAL-TO-ANALOG CAPACITOR SETTLING

SUCCESSIVE APPROXIMATION REGISTER-BASED ANALOG-TO-DIGITAL CONVERTER WITH INCREASED TIME FRAME FOR DIGITAL-TO-ANALOG CAPACITOR SETTLING

机译:基于成功逼近寄存器的模数转换器,具有增加的时间范围,用于数字到模拟电容器的安装

摘要

Successive approximation register (SAR)-based analog-to-digital converters (ADCs) are provided that increase a time frame allocated for the settling of capacitors in a digital-to-analog converter (DAC) capacitor network by feeding a comparator output signal to the DAC to begin DAC capacitor settling before the comparator output is latched by a clock signal at a latching time. An SAR ADC (100) can include a window circuit (138) that provides the comparator output directly from the comparator (120) to the DAC (140) before the latching time of the comparator (120). After the latching time, the latched version of the comparator output is provided to the DAC capacitor (144). By providing the capacitor output to the DAC capacitor (144) before latching, the DAC capacitor (144) can settle earlier compared to the SAR ADC (100) where the DAC capacitor (144) settling begins after the latching time of the comparator (120).
机译:提供了基于逐次逼近寄存器(SAR)的模数转换器(ADC),通过向比较器输出信号馈入比较器,从而增加了分配给数模转换器(DAC)电容器网络中电容器稳定的时间范围。 DAC在锁存时间通过时钟信号锁存比较器输出之前开始DAC电容建立。 SAR ADC(100)可以包括窗口电路(138),该窗口电路在比较器(120)的锁存时间之前将比较器的输出直接从比较器(120)提供给DAC(140)。在锁存时间之后,比较器输出的锁存版本被提供给DAC电容器(144)。通过在锁存之前将电容器输出提供给DAC电容器(144),与SAR ADC(100)相比,DAC电容器(144)可以更早地建立,在SAR ADC(100)中,DAC电容器(144)在比较器(120)的锁存时间之后开始稳定。 )。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号