首页> 外国专利> Partition based design implementation for programmable logic devices

Partition based design implementation for programmable logic devices

机译:可编程逻辑器件的基于分区的设计实现

摘要

Various techniques are provided to generate designs for programmable logic devices (PLDs). In one example, a computer-implemented method includes selectively grouping a first plurality of logic components for a first design into a plurality of partitions. The method also includes selectively merging at least a subset of the partitions of the first design. The method also includes converting each partition into a corresponding first physical implementation for a PLD. The method also includes comparing the first plurality of logic components to a second plurality of logic components for a second design to identify changed and unchanged partitions. The method also includes converting each changed partition into a corresponding second physical implementation for the PLD. The method also includes combining the first physical implementations for the unchanged partitions, with the second physical implementations for the changed partitions.
机译:提供了各种技术来生成用于可编程逻辑器件(PLD)的设计。在一个示例中,一种计算机实现的方法包括:将用于第一设计的第一多个逻辑组件选择性地分组为多个分区。该方法还包括选择性地合并第一设计的分区的至少一个子集。该方法还包括将每个分区转换为用于PLD的对应的第一物理实现。该方法还包括将第一多个逻辑组件与第二多个逻辑组件进行比较以用于第二设计,以识别改变的和未改变的分区。该方法还包括将每个改变的分区转换为用于PLD的对应的第二物理实现。该方法还包括将未改变的分区的第一物理实现与改变的分区的第二物理实现组合。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号