首页> 外国专利> Efficient main spacer pull back process for advanced VLSI CMOS technologies

Efficient main spacer pull back process for advanced VLSI CMOS technologies

机译:先进的VLSI CMOS技术的有效主垫片回拉工艺

摘要

Forming a poly-Si device including pulling back spacers prior to silicidation and the resulting device are provided. Embodiments include forming two poly-Si gate stacks on an upper surface of a substrate; forming a hardmask over the second poly-Si gate stack; forming eSiGe with a silicon cap at opposite sides of the first poly-Si gate stack; removing the hardmask; forming nitride spacers at opposite sides of each of the poly-Si gate stacks; forming deep source/drain regions at opposite sides of the second poly-Si gate stack; forming a wet gap fill layer around each of the poly-Si gate stacks to a thickness less than the poly-Si gate stack height from the substrate's upper surface; removing an upper portion of the nitride spacers down to the height of the wet gap fill layer followed by removing the wet gap fill layer; and performing silicidation of the deep source/drain regions and the silicon cap.
机译:提供形成包括在硅化之前拉回隔离物的多晶硅器件的方法,以及所得到的器件。实施例包括在衬底的上表面上形成两个多晶硅栅叠层;在第二多晶硅栅叠层上形成硬掩模;在第一多晶硅栅叠层的相对侧上用硅盖形成eSiGe;去除硬掩模;在每个多晶硅栅叠层的相对侧上形成氮化物间隔物;在第二多晶硅栅叠层的相对侧形成深的源/漏区;在每个多晶硅栅叠层周围形成湿间隙填充层,其厚度小于从衬底的上表面到多晶硅栅叠层的高度;去除氮化物间隔物的上部直到湿间隙填充层的高度,然后去除湿间隙填充层;对深的源/漏区和硅盖进行硅化。

著录项

  • 公开/公告号US9343374B1

    专利类型

  • 公开/公告日2016-05-17

    原文格式PDF

  • 申请/专利权人 GLOBALFOUNDRIES INC.;

    申请/专利号US201414527207

  • 申请日2014-10-29

  • 分类号H01L21/336;H01L21/3205;H01L21/4763;H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119;H01L21/8238;H01L29/66;H01L27/092;H01L29/78;H01L29/49;

  • 国家 US

  • 入库时间 2022-08-21 14:31:37

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号