首页> 外国专利> Multiple-capture DFT system for detecting or locating crossing clock-domain faults during scan-test

Multiple-capture DFT system for detecting or locating crossing clock-domain faults during scan-test

机译:用于在扫描测试过程中检测或定位跨时钟域故障的多捕获DFT系统

摘要

A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.
机译:一种用于提供有序捕获时钟以在扫描测试或自测试模式下检测或定位N个时钟域内的故障以及集成电路或电路组件中与两个时钟域交叉的故障的方法,其中N> 1,每个时钟域具有一个捕获时钟和多个扫描单元,每个捕获时钟包括多个捕获时钟脉冲;所述方法包括:(a)在移入操作过程中,向所述集成电路或电路组件中的所述N个时钟域内的所有所述扫描单元生成并移入N个测试刺激; (b)对所述N个时钟域内的所有所述扫描单元施加捕获时钟的有序序列,所述捕获时钟的有序序列包括来自两个或多个选定捕获时钟的至少多个捕获时钟脉冲,所述多个捕获时钟脉冲按顺序放置,使得在捕获操作期间,绝不会同时触发所有时钟域; (c)分析所有所述扫描单元的输出响应以在其中定位任何故障。

著录项

  • 公开/公告号US9274168B2

    专利类型

  • 公开/公告日2016-03-01

    原文格式PDF

  • 申请/专利权人 SYNTEST TECHNOLOGIES INC.;

    申请/专利号US201514804749

  • 申请日2015-07-21

  • 分类号G01R31/317;G01R31/3177;G01R31/3185;G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 14:28:52

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号