首页> 外国专利> AREA-EFFICIENT PARALLEL TEST DATA PATH FOR EMBEDDED MEMORIES

AREA-EFFICIENT PARALLEL TEST DATA PATH FOR EMBEDDED MEMORIES

机译:嵌入式存储器的有效区域并行测试数据路径

摘要

A built-in self-test (BIST) parallel memory test architecture for an integrated circuit of the system-on-a-chip (SoC) type. A BIST controller generates a test data pattern for memories of a common memory type, with this test data pattern forwarded to the memories, with pipeline delay stages inserted in the data path according to the operational speed of the memory in its normal operation. The expected data response of these memories, when read, and corresponding to this test data pattern is delayed for a group of memories by a local delay response generator shared by those memories. For example, the memories in the group of memories may be physically near one another. The local delay response generator delays the expected data response by a delay corresponding to the memory latency of those memories in the group, before applying the expected data response to local comparators associated with the memories in the group.
机译:内置自测(BIST)并行存储器测试体系结构,用于片上系统(SoC)类型的集成电路。 BIST控制器为普通存储器类型的存储器生成测试数据模式,并将该测试数据模式转发到存储器,并根据存储器正常运行时的运行速度在数据路径中插入流水线延迟级。这些存储器的预期数据响应在被读取时并与该测试数据模式相对应,被一组存储器共享的本地延迟响应生成器延迟了一组存储器。例如,一组存储器中的存储器可以物理上彼此靠近。本地延迟响应生成器在将预期数据响应应用于与组中的内存关联的本地比较器之前,将预期数据响应延迟一个与组中那些内存的存储延迟相对应的延迟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号