首页> 外国专利> Error recovery circuit oriented to CPU pipeline

Error recovery circuit oriented to CPU pipeline

机译:面向CPU流水线的错误恢复电路

摘要

Disclosed is an error recovery circuit facing a CPU assembly line, comprising: on-chip monitoring circuits (1), an error signal statistics module (2), a voltage frequency control module (3), an error recovery control module (4), an in-situ error recovery module (5) and an upper-layer error recovery module (6), wherein each of the on-chip monitoring circuits (1) is integrated at the end of each stage of assembly lines of the previous N−1 stages of assembly lines of a CPU kernel with an N-stage assembly line structure, so as to monitor the time sequence information about each clock period of an operating circuit, wherein N is a positive integer which is greater than or equal to 3 and less than 20. The present invention provides the on-line time sequence monitoring on the CPU kernel with N stages of assembly lines to search for the lowest possible operating voltage of the circuit, and to reduce the margin of the operating voltage reserved for the circuit in the design stage, thereby significantly reducing the power consumption of the circuit and improving the energy efficiency of the circuit.
机译:公开了一种面向CPU装配线的错误恢复电路,包括:片上监视电路( 1 ),错误信号统计模块( 2 ),电压频率控制模块( 3 ),错误恢复控制模块( 4 ),原位错误恢复模块( 5 )和上层错误恢复模块( 6 ),其中每个片上监控电路( 1 )集成在前N-1条装配线的每一级末端具有N级组装线结构的CPU内核的组装线的各个阶段,以监视与操作电路的每个时钟周期有关的时序信息,其中,N为大于等于3且小于等于3的正整数大于20。本发明在具有N级组装线的CPU内核上提供在线时间序列监视,以搜索电路的最低可能工作电压,并减少保留的工作电压裕度。电路或设计阶段的电路,从而大大降低了电路的功耗并提高了电路的能量效率。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号