首页> 外国专利> Automated Place-And-Route Method For HBM-Based IC Devices

Automated Place-And-Route Method For HBM-Based IC Devices

机译:基于HBM的IC器件的自动布局布线方法

摘要

A flexible tile-based place-and-route methodology utilizes pre-generated physical layer (PHY) tiles to greatly simplify the task of automatically generating routing solutions between associated PHYs disposed on a memory device and a corresponding processor for any selected floorplan positioning of the memory device relative to the corresponding processor. The PHY tiles are pre-generated software-based layout descriptions that model the densely-packed 2D contact PHY pad arrays, and also comprise partial layout features including signal line segments that escape routing pins from the 2D contact pads to an orthogonal (straight-line) edge of the PHY tile and disposed in design-rule-compliant spaced-apart arrangements. Optional 45-degree jog line segments are utilized to efficiently correct for alignment offsets between the memory PHY and processor PHY.
机译:灵活的基于图块的布局布线方法利用预生成的物理层(PHY)图块极大地简化了自动生成布置在存储设备上的关联PHY与相应处理器之间的路由解决方案的任务,以便为处理器选择任何布局图相对于相应处理器的存储设备。 PHY磁贴是基于预生成的基于软件的布局描述,可对密集包装的2D接触PHY焊盘阵列进行建模,并且还包括部分布局功能,其中包括信号线段,这些信号线段使布线引脚从2D接触焊盘逃逸到正交线(直线) )PHY砖的边缘,并按照符合设计规则的间隔布置进行布置。可选的45度步进线段用于有效校正存储器PHY和处理器PHY之间的对齐偏移。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号