首页> 外国专利> Method for making 32-bit addressing of SV data by utilizing FPGA

Method for making 32-bit addressing of SV data by utilizing FPGA

机译:利用FPGA对SV数据进行32位寻址的方法

摘要

This invention relates to a method for making 32-bit addressing of SV data by utilizing FPGA, which may be applied to processing digital sampling data in an equipment of an intelligent substation. Specifically, the method includes the following steps: FPGA receiving naked SV data packages generated based on IEEE802.3 standard; analyzing data structure of Ethernet frame; based on characteristics of the Ethernet frame of the SV data, the SV data of the network byte sequence being reorganized by utilizing ASN.1 coding rules, so that the SV data being converted into a data that can be directly accessed by 32-bit addressing processors. As a result, SV data decoding efficiency is improved greatly. This invention may make the decoding efficiency of 32-bit addressing processor improved by 5-10 times, thus solve problem of declined efficiency due to processing network byte order by splitting and reorganization.
机译:本发明涉及一种利用FPGA对SV数据进行32位寻址的方法,可以应用于智能变电站设备中数字采样数据的处理。具体地,该方法包括以下步骤:FPGA接收基于IEEE802.3标准生成的裸SV数据包;分析以太网帧的数据结构;根据SV数据的以太网帧特性,利用ASN.1编码规则对网络字节序列的SV数据进行重组,从而将SV数据转换为可以通过32位寻址直接访问的数据处理器。结果,大大提高了SV数据的解码效率。本发明可以使32位寻址处理器的解码效率提高5-10倍,从而解决了由于拆分重组而处理网络字节序而导致效率下降的问题。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号