首页> 外国专利> Multi-core hardware semaphore in non-architectural address space

Multi-core hardware semaphore in non-architectural address space

机译:非体系结构地址空间中的多核硬件信号灯

摘要

A microprocessor includes a plurality of processing cores, a resource shared by the plurality of processing cores, and a hardware semaphore readable and writeable by each of the plurality of processing cores within a non-architectural address space. Each of the plurality of processing cores is configured to write to the hardware semaphore to request ownership of the shared resource and to read from the hardware semaphore to determine whether or not the ownership was obtained. Each of the plurality of processing cores is configured to write to the hardware semaphore to relinquish ownership of the shared resource.
机译:微处理器包括多个处理核,由多个处理核共享的资源以及在非体系结构地址空间内可由多个处理核中的每个处理核读写的硬件信号。多个处理核中的每一个被配置为写入硬件信号量以请求共享资源的所有权,并从硬件信号量读取以确定是否获得了所有权。多个处理核心中的每一个被配置为写入硬件信号量,以放弃共享资源的所有权。

著录项

  • 公开/公告号US9898303B2

    专利类型

  • 公开/公告日2018-02-20

    原文格式PDF

  • 申请/专利权人 VIA TECHNOLOGIES INC.;

    申请/专利号US201414281585

  • 发明设计人 G. GLENN HENRY;TERRY PARKS;

    申请日2014-05-19

  • 分类号G06F12/08;G06F9/38;G06F1/32;G06F12/084;G06F13/24;G06F9/44;G06F13/364;G06F12/0808;G06F9/30;G06F12/0875;G06F1/04;G06F1/12;G06F13/42;G06F21/53;G06F21/57;H04L9/08;H01L21/66;

  • 国家 US

  • 入库时间 2022-08-21 12:56:33

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号