首页> 美国政府科技报告 >Hardware Supported Multi-Core Communications for Efficient Parallel Discrete Event Simulation.
【24h】

Hardware Supported Multi-Core Communications for Efficient Parallel Discrete Event Simulation.

机译:用于高效并行离散事件仿真的硬件支持多核通信。

获取原文

摘要

With the present and future proliferation of multi-core architecture computing devices, we expect that parallel programming and PDES in particular, will become more prevalent. In research presented here, we explored ways to dramatically reduce the overhead described above for PDES applications by designing and testing specialized hardware that could be incorporated into multi- core architecture designs. Once this hardware is incorporated into multi- core architectures, the overhead and message passing will be reduced to near zero, independent of the number of cores in the architecture.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号