首页> 外国专利> REDUCED FLOATING-POINT PRECISION ARITHMETIC CIRCUITRY

REDUCED FLOATING-POINT PRECISION ARITHMETIC CIRCUITRY

机译:降低浮点精度的算术电路

摘要

The present embodiments relate to performing reduced-precision floating-point arithmetic operations using specialized processing blocks with higher-precision floating-point arithmetic circuitry. A specialized processing block may receive four floating-point numbers that represent two single-precision floating-point numbers, each separated into an LSB portion and an MSB portion, or four half-precision floating-point numbers. A first partial product generator may generate a first partial product of first and second input signals, while a second partial product generator may generate a second partial product of third and fourth input signals. A compressor circuit may generate carry and sum vector signals based on the first and second partial products; and circuitry may anticipate rounding and normalization operations by generating in parallel based on the carry and sum vector signals at least two results when performing the single-precision floating-point operation and at least four results when performing the two half-precision floating-point operations.
机译:本实施例涉及使用具有高精度浮点算术电路的专用处理块来执行降低精度的浮点算术运算。专用处理块可以接收代表两个单精度浮点数的四个浮点数,每个浮点数被分成LSB部分和MSB部分,或者四个半精度浮点数。第一部分乘积发生器可以产生第一和第二输入信号的第一部分乘积,而第二部分乘积发生器可以产生第三和第四输入信号的第二部分乘积。压缩器电路可以基于第一和第二部分积来产生进位和求和矢量信号。并且电路可以通过在进位和求和矢量信号的基础上并行生成,从而在执行单精度浮点运算时至少产生两个结果,并且在执行两个半精度浮点运算时产生至少四个结果,从而预期取整和归一化操作。

著录项

  • 公开/公告号EP3516498A4

    专利类型

  • 公开/公告日2020-04-22

    原文格式PDF

  • 申请/专利权人 ALTERA CORPORATION;

    申请/专利号EP20170853599

  • 发明设计人 LANGHAMMER MARTIN;

    申请日2017-08-04

  • 分类号G06F7/483;G06F7/487;

  • 国家 EP

  • 入库时间 2022-08-21 11:40:56

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号