首页> 外国专利> Formal clock network analysis, visualization, verification and generation

Formal clock network analysis, visualization, verification and generation

机译:正式时钟网络分析,可视化,验证和生成

摘要

Formal verification techniques are used to extract valid clock modes from a hardware description of the clock network. In one aspect, the clock network includes primary clocks and configuration signals as inputs, and also includes derived clocks within the clock network. The derived clocks are configurable for different clock modes according to the values of the configuration signals. A parametric liveness property checking is applied to the derived clocks, where the configuration signals are parameters for the parametric liveness property checking. The parametric liveness property checking infers which values of the configuration signals result in valid clock modes for the derived clocks.
机译:形式验证技术用于从时钟网络的硬件描述中提取有效的时钟模式。一方面,时钟网络包括主时钟和配置信号作为输入,并且还包括时钟网络内的派生时钟。根据配置信号的值,可以为不同的时钟模式配置导出的时钟。将参数活动性属性检查应用于导出的时钟,其中配置信号是用于参数活动性属性检查的参数。参数活动性属性检查会推断出配置信号的哪些值会导致派生时钟的有效时钟模式。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号