首页> 外国专利> DOUBLE RULE INTEGRATED CIRCUIT LAYOUTS FOR A DUAL TRANSMISSION GATE

DOUBLE RULE INTEGRATED CIRCUIT LAYOUTS FOR A DUAL TRANSMISSION GATE

机译:双传输门的双规则集成电路布局

摘要

Exemplary embodiments of an exemplary dual transmission gate and various exemplary integrated circuit layouts for the exemplary dual transmission gate are disclosed. These exemplary integrated circuit layouts represent double-height, also referred to as double rule, integrated circuit layouts. These double rule integrated circuit layouts include a first group of rows from among multiple rows of an electronic device design real estate and a second group of rows from among the multiple rows of the electronic device design real estate to accommodate a first metal layer of a semiconductor stack. The first group of rows can include a first pair of complementary metal-oxide-semiconductor field-effect (CMOS) transistors, such as a first p-type metal-oxide-semiconductor field-effect (PMOS) transistor and a first n-type metal-oxide-semiconductor field-effect (NMOS) transistor, and the second group of rows can include a second pair of CMOS transistors, such as a second PMOS transistor and a second NMOS transistor. These exemplary integrated circuit layouts disclose various configurations and arrangements of various geometric shapes that are situated within an oxide diffusion (OD) layer, a polysilicon layer, a metal diffusion (MD) layer, the first metal layer, and/or a second metal layer of a semiconductor stack. In the exemplary embodiments to follow, the various geometric shapes within the first metal layer are situated within the multiple rows of the electronic device design real estate and the various geometric shapes within the OD layer, the polysilicon layer, the MD layer, and/or the second metal layer are situated within multiple columns of the electronic device design real estate.
机译:公开了示例性双传输门的示例性实施例以及示例性双传输门的各种示例性集成电路布局。这些示例性集成电路布局代表双倍高度,也称为双重规则集成电路布局。这些双重规则集成电路布局包括电子设备设计房地产的多行中的第一组行和电子设备设计房地产的多行中的第二组行以容纳半导体的第一金属层堆栈。第一组行可以包括第一对互补金属氧化物半导体场效应(CMOS)晶体管,例如第一p型金属氧化物半导体场效应(PMOS)晶体管和第一n型晶体管金属氧化物半导体场效应(NMOS)晶体管,并且第二组行可以包括第二对CMOS晶体管,例如第二PMOS晶体管和第二NMOS晶体管。这些示例性集成电路布局公开了位于氧化物扩散(OD)层,多晶硅层,金属扩散(MD)层,第一金属层和/或第二金属层内的各种几何形状的各种配置和布置。半导体堆栈。在随后的示例性实施例中,第一金属层内的各种几何形状位于电子设备设计不动产的多行内,并且OD层,多晶硅层,MD层和/或/或OD层内的各种几何形状第二金属层位于电子设备设计空间的多个列中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号