首页> 外国专利> ERROR CHECKING FOR PRIMARY SIGNAL TRANSMITTED BETWEEN FIRST AND SECOND CLOCK DOMAINS

ERROR CHECKING FOR PRIMARY SIGNAL TRANSMITTED BETWEEN FIRST AND SECOND CLOCK DOMAINS

机译:第一时钟域和第二时钟域之间传输的主信号错误检查

摘要

An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface and a first redundant interface in the first clock domain for receiving a primary signal and a first checking signal respectively, and a second primary interface and second redundant interface in the second clock domain for outputting the primary signal and a second redundant signal respectively. The primary signal and the checking signals are separated by a predetermined time delay and the second checking signal is generated in the second clock domain based on the primary signal. Checking circuitry is provided in the second clock domain to perform an error checking procedure based on the two checking signals and to provide the second checking signal to the second redundant interface.
机译:一种在两个时钟域之间传输信号的设备和方法,其中两个时钟域中时钟信号的相位和频率中的至少一个未对准。该设备包括:第一时钟域中的第一主接口和第一冗余接口,分别用于接收主信号和第一检查信号;第二时钟域中的第二主接口和第二冗余接口,用于输出主信号和第二主接口。第二冗余信号。初级信号和校验信号相隔预定的时间延迟,并且基于初级信号在第二时钟域中生成第二校验信号。在第二时钟域中提供检查电路,以基于两个检查信号执行错误检查过程,并将第二检查信号提供给第二冗余接口。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号