首页> 外国专利> DIE YIELD ASSESSMENT BASED ON PATTERN-FAILURE RATE SIMULATION

DIE YIELD ASSESSMENT BASED ON PATTERN-FAILURE RATE SIMULATION

机译:基于图案故障率模拟的模具产量评估

摘要

This application discloses a computing system to identify structures of an integrated circuit capable of being fabricated utilizing a lithographic mask described by mask layout data and to generate process windows for the identified structures based, at least in part, on the mask layout data and a failure definition for the identified structures. The computing system utilizes process windows for the identified structures to determine failure rates for the identified structures based on a distribution of the manufacturing parameters. The computing system determines frequency of occurrences for the identified structures from the mask layout data and generates a die yield metric for the integrated circuit by aggregating the failure rates for the identified structures based on the frequency of occurrences for the identified structures in the integrated circuit. These increases in yield of the integrated circuit allow manufacturers to produce more units per fixed processing cost of the wafer.
机译:本申请公开了一种计算系统,该计算系统用于识别能够利用由掩模布局数据描述的光刻掩模来制造的集成电路的结构,并且至少部分地基于掩模布局数据和故障来生成用于所标识的结构的处理窗口。定义的结构的定义。该计算系统利用用于识别的结构的处理窗口,基于制造参数的分布来确定用于识别的结构的故障率。该计算系统从掩模布局数据确定所识别的结构的出现频率,并且通过基于集成电路中所识别的结构的出现频率来聚集所识别的结构的故障率,来生成用于集成电路的管芯成品率度量。集成电路产量的这些增加允许制造商以晶片的固定处理成本生产更多的单元。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号