首页> 外国专利> Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same

Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same

机译:在半导体器件和包括该器件的系统形成过程中使用交替间隔物沉积的间距减小技术

摘要

A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.
机译:用于图案化层的方法使用一系列自对准间隔物来增加在初始图案化层上形成的特征的密度。提供要蚀刻的层,然后在要蚀刻的层上形成例如使用光刻法形成的初始牺牲图案层。取决于实施例,可以修整图案层,然后形成并蚀刻一系列间隔层。间隔层的数量及其目标尺寸取决于特征密度的期望增加。还描述了一种工艺中的半导体器件和电子系统。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号