首页> 外文OA文献 >Automated Scalable Address Generation Patterns for 2-Dimensional Folding Schemes in Radix-2 FFT Implementations
【2h】

Automated Scalable Address Generation Patterns for 2-Dimensional Folding Schemes in Radix-2 FFT Implementations

机译:基数-2 FFT实现中的二维折叠方案的自动可扩展地址生成模式

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Hardware-based implementations of the Fast Fourier Transform (FFT) are highly regarded as they provide improved performance characteristics with respect to software-based sequential solutions. Due to the high number of operations involved in calculations, most hardware-based FFT approaches completely or partially fold their structure to achieve an efficient use of resources. A folding operation requires a permutation block, which is typically implemented using either permutation logic or address generation. Addressing schemes offer resource-efficient advantages when compared to permutation logic. We propose a systematic and scalable procedure for generating permutation-based address patterns for any power-of-2 transform size algorithm and any folding factor in FFT cores. To support this procedure, we develop a mathematical formulation based on Kronecker products algebra for address sequence generation and data flow pattern in FFT core computations, a well-defined procedure for scaling address generation schemes, and an improved approach in the overall automated generation of FFT cores. We have also performed an analysis and comparison of the proposed hardware design performance with respect to a similar strategy reported in the recent literature in terms of clock latency, performance, and hardware resources. Evaluations were carried on a Xilinx Virtex-7 FPGA (Field Programmable Gate Array) used as implementation target.
机译:快速傅里叶变换(FFT)的基于硬件的实现高度重视,因为它们提供了基于软件的顺序解决方案的改进的性能特征。由于计算中涉及的次数大,基于硬件的FFT方法完全或部分折叠其结构以实现资源的有效利用。折叠操作需要置换块,其通常使用置换逻辑或地址生成来实现。与排列逻辑相比,解决方案提供资源有效的优势。我们提出了一种系统和可扩展的过程,用于为任何电源-2个变换大小算法和FFT核中的任何折叠因子产生基于置换的地址模式。为了支持此过程,我们基于基于Kronecker产品代数的数学制定,用于寻址序列生成和FFT核心计算中的数据流模式,用于缩放地址生成方案的明确定义的过程,以及在FFT的整体自动生成中的改进方法核心。在时钟延迟,性能和硬件资源方面,我们还对近期文献中报告的类似策略进行了分析和比较。在用作实现目标的Xilinx Virtex-7 FPGA(现场可编程门阵列)上进行评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号