首页> 美国政府科技报告 >Delay Analysis in Synchronous Circuit-Switched Delta Networks. (Reannouncementwith New Availability Information)
【24h】

Delay Analysis in Synchronous Circuit-Switched Delta Networks. (Reannouncementwith New Availability Information)

机译:同步电路交换三角网的延迟分析。 (重新公布新的可用性信息)

获取原文

摘要

Multistage interconnection networks (MINs) provide a cost-effective alternativeto a full crossbar connection for processor-processor or processor-memory communication in a tightly coupled multiprocessor system. Delta networks, a class of blocking type MIN with unique path property, have been studied extensively for their self-routing capability. A probabilistic analysis of the blocking and its effect on the delay is presented here, for such a network operated in a synchronous circuit-switched mode. Under the assumption of uniformly distributed access requests independently generated at each unblocked source, an upper bound on the expected latency has been established. The bound has been compared with simulation results.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号