...
首页> 外文期刊>Nanotechnology >The design of a new spiking neuron using dual work function silicon nanowire transistors
【24h】

The design of a new spiking neuron using dual work function silicon nanowire transistors

机译:使用双功函数硅纳米线晶体管的新型尖峰神经元的设计

获取原文
获取原文并翻译 | 示例

摘要

A new spike neuron cell is designed using vertically grown, undoped silicon nanowire transistors. This study presents an entire design cycle from designing and optimizing vertical nanowire transistors for minimal power dissipation to realizing a neuron cell and measuring its dynamic power consumption, performance and layout area. The design cycle starts with determining individual metal gate work functions for NMOS and PMOS transistors as a function of wire radius to produce a 300 mV threshold voltage. The wire radius and effective channel length are subsequently varied to find a common body geometry for both transistors that yields smaller than 1 pA OFF current while producing maximum drive currents. A spike neuron cell is subsequently built using these transistors to measure its transient performance, power dissipation and layout area. Post-layout simulation results indicate that the neuron consumes 0.397 mu W to generate a +1 V and 1.12 mu W to generate a -1 V output pulse for a fan-out of five synapses at 500 MHz; the power dissipation increases by approximately 3 nW for each additional synapse at the output for generating either pulse. The neuron circuit occupies approximately 0.27 mu m(2).
机译:使用垂直生长的未掺杂硅纳米线晶体管设计了一个新的尖峰神经元细胞。这项研究提出了一个完整的设计周期,从设计和优化垂直纳米线晶体管以最小化功耗到实现神经元细胞并测量其动态功耗,性能和布局面积。设计周期始于确定NMOS和PMOS晶体管的各个金属栅极功函数与导线半径的函数关系,以产生300 mV阈值电压。随后改变导线半径和有效沟道长度,以找到两个晶体管的共同主体几何形状,从而产生小于1 pA的OFF电流,同时产生最大驱动电流。随后使用这些晶体管构建一个尖峰神经元单元,以测量其瞬态性能,功耗和布局面积。布局后的仿真结果表明,神经元消耗500兆赫的五个突触而消耗0.397μW的功率来产生+1 V,而消耗1.12μW的功率来产生-1 V输出脉冲。对于产生任一脉冲的输出,每增加一个突触,功耗就会增加大约3 nW。神经元回路约占0.27μm(2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号