首页> 外文期刊>International Journal of High Speed Electronics and Systems: Devices, Integrated Circuits and Systems, Optical and Quantum Electronics >LOW-POWER, PARALLEL INTERFACE WITH CONTINUOUS-TIME ADAPTIVE PASSIVE EQUALIZER AND CROSSTALK CANCELLATION
【24h】

LOW-POWER, PARALLEL INTERFACE WITH CONTINUOUS-TIME ADAPTIVE PASSIVE EQUALIZER AND CROSSTALK CANCELLATION

机译:具有连续自适应无源均衡器和串扰取消功能的低功耗并行接口

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents the low-power circuit techniques suitable for high-speed digital parallel interfaces each operating at over 10 Gbps. One potential application for such high-performance I/Os is the interface between the channel IC and the magnetic read head in future compact hard disk systems. First, a crosstalk cancellation technique using a novel data encoding scheme is introduced to suppress electromagnetic interference (EMI) generated by the adjacent parallel I/Os. This technique is implemented utilizing a novel 8-4-PAM signaling with a data look-ahead algorithm. The key circuit components in the high-speed interface transceiver including the receive sampler, the phase interpolator, and the transmitter output driver are described in detail. Designed in a 0.13-μm digital CMOS process, the transceiver consumes 310 mW per 10-Gps channel from a I-V supply based on simulation results. Next, a 20-Gbps continuous-time adaptive passive equalizer utilizing on-chip lumped RLC components is described. Passive equalizers offer the advantages of higher bandwidth and lower power consumption compared with conventional designs using active filter. A low-power, continuous-time servo loop is designed to automatically adjust the equalizer frequency response for the optimal gain compensation. The equalizer not only adapts to different channel characteristics, but also accommodates temperature and process variations. Implemented in a 0.25-μm, 1P6M BiCMOS process, the equalizer can compensate up to 20 dB of loss at 10 GHz while only consumes 32 mW from a 2.5-V supply.
机译:本文介绍了适用于高速数字并行接口的低功耗电路技术,每个接口的工作速率均超过10 Gbps。这种高性能I / O的一种潜在应用是未来紧凑型硬盘系统中的通道IC和磁头之间的接口。首先,引入了一种使用新型数据编码方案的串扰消除技术,以抑制相邻并行I / O产生的电磁干扰(EMI)。这项技术是利用具有数据预读算法的新型8-4-PAM信令来实现的。详细描述了高速接口收发器中的关键电路组件,包括接收采样器,相位内插器和发送器输出驱动器。该收发器采用0.13μm的数字CMOS工艺进行设计,根据仿真结果,每10-Gps通道的I-V电源消耗310mW的功率。接下来,描述利用片上集总RLC组件的20Gbps连续时间自适应无源均衡器。与使用有源滤波器的传统设计相比,无源均衡器具有更高的带宽和更低的功耗。低功耗,连续时间伺服环路旨在自动调整均衡器频率响应,以实现最佳增益补偿。均衡器不仅适应不同的通道特性,而且还适应温度和工艺变化。均衡器采用0.25μm,1P6M BiCMOS工艺实现,可在10 GHz时补偿高达20 dB的损耗,而2.5V电源仅消耗32 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号