...
首页> 外文期刊>International Journal of Foundations of Computer Science >LOW-LATENCY CONNECTED COMPONENT LABELING USING AN FPGA
【24h】

LOW-LATENCY CONNECTED COMPONENT LABELING USING AN FPGA

机译:使用FPGA的低延迟连接组件标签

获取原文
获取原文并翻译 | 示例
           

摘要

Connected component labeling is a process that assigns unique labels to the connected components of a binary image. The main contribution of this paper is to present a low- latency hardware connected component labeling algorithm for k-concave binary images designed and implemented in FPGA. Pixels of a binary image are given to the FPGA in raster order, and the resulting labels are also output in the same order. The advantage of our labeling algorithm is low latency and to use a small internal storage of the FPGA. We have implemented our hardware labeling algorithm in an Altera Stratix Family FPGA, and evaluated the performance. The implementation result shows that for a 10-concave binary image of 2048 × 2048, our connected component labeling algorithm runs in approximately 70ms and its latency is approximately 750μs.
机译:连接的组件标签是将唯一的标签分配给二进制映像的连接的组件的过程。本文的主要贡献是提出了一种低延迟硬件连接的组件标记算法,用于在FPGA中设计和实现的k凹二进制图像。二进制图像的像素以光栅顺序提供给FPGA,并且结果标签也以相同顺序输出。我们的标记算法的优势是低延迟,并使用了FPGA的较小内部存储。我们已经在Altera Stratix系列FPGA中实现了硬件标记算法,并评估了性能。实现结果表明,对于一个10凹的2048×2048二进制图像,我们的连接组件标记算法在大约70ms内运行,并且其延迟大约为750μs。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号