...
首页> 外文期刊>International Journal of Embedded Systems >Acyclic LBDRe: fault-tolerant routing algorithm for network on chip
【24h】

Acyclic LBDRe: fault-tolerant routing algorithm for network on chip

机译:非循环LBDRe:片上网络的容错路由算法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, as technology scales higher, reliability of network on chip (NoC) becomes key issue. It decreases the transistor reliability by connecting the increasing number of on-chip resources. Consequently, this paper presents an efficient fault tolerant routing algorithm for the NoC architecture. We propose acyclic LBDRe which is based on extended logic-based distributed routing (LBDRe) array. Minimal set of turns are prohibited to avoid deadlock. The algorithm guarantees that not more than 1/3 of all turns in the NoC architecture become prohibited. The proposed routing algorithm outperforms substantially the existing fault tolerant routing algorithms. Simulation results show that the proposed method can noticeably reduce the overall average latency and total network power with minimum hardware cost for the fault tolerant routing algorithm for NoC.
机译:在本文中,随着技术的扩展,片上网络(NoC)的可靠性成为关键问题。通过连接越来越多的片上资源,降低了晶体管的可靠性。因此,本文提出了一种有效的NoC体系结构的容错路由算法。我们提出了一种非循环LBDRe,它基于扩展的基于逻辑的分布式路由(LBDRe)阵列。禁止最小转弯以避免死锁。该算法可确保禁止NoC架构中所有匝数的不超过1/3。所提出的路由算法实质上优于现有的容错路由算法。仿真结果表明,对于NoC的容错路由算法,该方法可以显着减少总体平均等待时间和总网络功率,并且硬件成本最低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号