首页> 外文期刊>Nanotechnology >Design of n(+)-base width of two-terminal-electrode vertical thyristor for cross-point memory cell without selector
【24h】

Design of n(+)-base width of two-terminal-electrode vertical thyristor for cross-point memory cell without selector

机译:无选择器的交叉点存储器单元的双端电极垂直晶闸管N(+) - 基础宽度的设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The n(+)-base width of a two-terminal vertical thyristor fabricated with n(++)(top-emitter)-p(+)(base)-n(+)(base)-p(++)(bottom-emitter) epitaxial Si layers was designed to produce a cross-point memory cell without a selector. Both the latch-up and latch-down voltages increased linearly with the n(+)-base width, but the voltage increase slope of the latch-up was 2.6 times higher than that of the latch-down, and the memory window increased linearly with the n(+)-base width. There was an optimal n(+)-base width that satisfied cross-point memory cell operation; i.e. similar to 180 nm, determined by confirming that the memory window principally determined the condition of operation as a cross-point memory cell (i.e. one half of the latch-up voltage being less than the latch-down voltage and a sufficient voltage difference existing between the latch-up and latch-down voltages). The vertical thyristor designed with the optimal n(+)-base width produced write/erase endurance cycles of similar to 10(9) by sustaining a memory margin (I-on/I-off) of 10(2), and the cross-point memory cell array size of 1024 K sustained a sensing margin of 99 %, which is comparable with that of current dynamic random-access memory (DRAM). In addition, in the cross-point memory cell array, a 1/2 bias scheme (i.e. a memory array size of 1024 K for 0.02 W of power consumption) resulted in lower power consumption than a
机译:采用n(++)(顶发射极)-p(+)(基极)-n(+)(基极)-p(++)(底发射极)外延硅层制造的双端垂直晶闸管的n(+)-基极宽度被设计为在没有选择器的情况下产生交叉点存储单元。闩锁上升和闩锁下降电压均随n(+)基极宽度线性增加,但闩锁上升的电压增加斜率是闩锁下降的2.6倍,并且存储器窗口随n(+)基极宽度线性增加。存在满足交叉点存储单元操作的最佳n(+)基宽;i、 e.类似于180 nm,通过确认存储窗口主要决定作为交叉点存储单元的操作条件(即,闩锁开启电压的一半小于闩锁关闭电压,并且闩锁开启和闩锁关闭电压之间存在足够的电压差)来确定。采用最佳n(+)基极宽度设计的垂直晶闸管通过维持10(2)的存储裕度(I-on/I-off)产生了类似于10(9)的写入/擦除耐久周期,1024 K的交叉点存储单元阵列大小保持了99%的传感裕度,与当前的动态随机存取存储器(DRAM)相当。此外,在交叉点存储单元阵列中,1/2偏置方案(即,对于0.02 W的功耗,存储阵列大小为1024 K)导致的功耗低于1/2偏置方案

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号