首页> 外文期刊>International Journal of Embedded Systems >MOESIF: a MC/MP cache coherence protocol with improved bandwidth utilisation
【24h】

MOESIF: a MC/MP cache coherence protocol with improved bandwidth utilisation

机译:Moesif:MC / MP缓存相干协调协议,具有改进的带宽利用率

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a novel cache coherence protocol - MOESIF - to improve the off chip and on chip bandwidth usage. This is achieved by the reducing the number of write backs to the next level memory and by reducing the numbers of responders to a cache miss when multiple copies of data exists in private caches. Experimental evaluation of various splash-2 benchmark programs on the CACTI 5.3 and CACOSIM simulators reveals that the MOESIF protocol outperforms all other hardware based coherence protocols in terms of energy consumption and access time. MOESIF protocol on an average offers 94.62%, 88.94%, 88.88% and 4.47% energy saving, and 96.37%, 92.83%, 92.77% and 9.21% access time saving over MI, MESI, MESIF and MOESI protocol respectively for different numbers of cores/processors.
机译:本文提出了一种新型高速缓存相干协议 - MOESIF - 改善碎片和芯片带宽使用。 这是通过减少写回到下一个级别存储器的次数,并且在私有高速缓存中存在多个数据副本时,通过将响应者的数量减少到高速缓存未命中的数量来实现。 CACTI 5.3和Cacosim模拟器上各种飞溅-2基准程序的实验评估揭示了MoSIF协议在能量消耗和访问时间方面优于所有其他基于硬件的相干协议。 Moesif议定书的平均提供94.62%,88.94%,88.88%和4.47%,分别为不同数量的核心,92.77%,92.83%,92.77%和92.8%,92.77%和9.21%的通行时间,以查找MI,Mesi,Mesif和Moesi协议 /处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号