首页> 外文期刊>IEICE transactions on information and systems >Write Avoidance Cache Coherence Protocol for Non-volatile Memory as Last-Level Cache in Chip-Multiprocessor
【24h】

Write Avoidance Cache Coherence Protocol for Non-volatile Memory as Last-Level Cache in Chip-Multiprocessor

机译:非易失性存储器的写避免高速缓存一致性协议作为芯片多处理器中的最后一级高速缓存

获取原文
       

摘要

Non-Volatile Memories (NVMs) are considered as promising memory technologies for Last-Level Cache (LLC) due to their low leakage and high density. However, NVMs have some drawbacks such as high dynamic energy in modifying NVM cells, long latency for write operation, and limited write endurance. A number of approaches have been proposed to overcome these drawbacks. But very little attention is paid to consider the cache coherency issue. In this letter, we suggest a new cache coherence protocol to reduce the write operations of the LLC. In our protocol, the block data of the LLC is updated only if the cache block is written-back from a private cache, which leads to avoiding useless write operations in the LLC. The simulation results show that our protocol provides 27.1% energy savings and 26.3% lifetime improvements in STT-RAM at maximum.
机译:非易失性内存(NVM)由于其低泄漏和高密度而被认为是最有前途的缓存(LLC)的内存技术。但是,NVM具有一些缺点,例如修改NVM单元时的动态能量高,写入操作的等待时间长以及有限的写入耐久性。已经提出了许多方法来克服这些缺点。但是,很少有注意考虑高速缓存一致性问题。在这封信中,我们建议一种新的缓存一致性协议以减少LLC的写操作。在我们的协议中,仅当从专用高速缓存写回高速缓存块时,才会更新LLC的块数据,从而避免了LLC中无用的写操作。仿真结果表明,我们的协议在STT-RAM中最大程度地节省了27.1%的能源,并提高了26.3%的使用寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号