...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Edge-combining multi-phase DLL frequency multiplier with reduced static phase offset and linearized delay transfer curve
【24h】

Edge-combining multi-phase DLL frequency multiplier with reduced static phase offset and linearized delay transfer curve

机译:具有减少的静态相位偏移和线性化的延迟传递曲线的边缘合并多相DLL倍频器

获取原文
获取原文并翻译 | 示例

摘要

An edge-combining delay-locked loop (ECDLL) frequency multiplier with multi phase outputs is presented. In contrast to architectures based on phase-locked loop, the proposed frequency multiplier produces outputs with 25 % duty cycle without operating at multiple times of the required output frequency. Level of reference spurs at the DLL outputs is reduced by a static phase error suppression technique. In this technique, reset pulse of phase detector (PD) is used to steer charge pump (CP) currents to a dummy branch during idle interval of PD and eliminate CP current mismatch effect. This paper also presents a delay cell with linear transfer curve to increase control range of delay line and provide rather constant loop parameters in a rail-to -rail tuning voltage range. Employing the mentioned techniques, an ECDLL with a frequency multiplication factor of N = 14 and 4-phase outputs has been designed in a 0.18 mu m CMOS technology. Post-layout simulation results of the designed ECDLL have been provided in this technology. At 1.4 GHz output frequency, static phase offset simulation result shows a reference spur level reduction of about 18 dB compared to conventional PD/CP circuit. From Monte Carlo simulations, which consider effect of delay mismatch among the delay cells, mean spur level is about -40 dBc. Phase noise analysis, based on a discrete-time (Z-domain) model, for the multiphase ECDLL has been provided and its predictions are close to the simulation results. Phase noise at 10, 100 kHz and 1 MHz frequency offsets is -102.7, -112.5 and -120.1 dBc/Hz, respectively. The circuit consumes 20 mW from a 1.8 V supply.
机译:提出了一种具有多相输出的边沿合并延迟锁定环(ECDLL)倍频器。与基于锁相环的体系结构相比,所提出的倍频器产生占空比为25%的输出,而无需以所需输出频率的倍数运行。静态相位误差抑制技术可降低DLL输出处的基准杂散电平。在此技术中,相位检测器(PD)的复位脉冲用于在PD的空闲间隔期间将电荷泵(CP)的电流引向虚拟支路,并消除CP电流失配的影响。本文还提出了一种具有线性传递曲线的延迟单元,以增加延迟线的控制范围,并在轨至轨调谐电压范围内提供相当恒定的环路参数。利用上述技术,采用0.18微米CMOS技术设计了具有N = 14倍频系数和4相输出的ECDLL。该技术已提供了设计的ECDLL的布局后仿真结果。与传统的PD / CP电路相比,在1.4 GHz输出频率下,静态相位偏移仿真结果显示基准杂散电平降低了约18 dB。根据蒙特卡洛模拟,其中考虑了延迟单元之间的延迟失配的影响,平均杂散电平约为-40 dBc。提供了基于离散时间(Z域)模型的多相ECDLL的相位噪声分析,其预测与仿真结果接近。 10、100 kHz和1 MHz频率偏移处的相位噪声分别为-102.7,-112.5和-120.1 dBc / Hz。该电路从1.8 V电源消耗的功率为20 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号