...
首页> 外文期刊>Journal of instrumentation: an IOP and SISSA journal >Electronics for CMS Endcap Muon Level-1 Trigger System Phase-1 and HL LHC upgrades
【24h】

Electronics for CMS Endcap Muon Level-1 Trigger System Phase-1 and HL LHC upgrades

机译:CMS ENDCAP MUON LEVE-1触发系统阶段1和HL LHC升级的电子产品

获取原文
获取原文并翻译 | 示例

摘要

To accommodate high-luminosity LHC operation at a 13 TeV collision energy, the CMS Endcap Muon Level-1 Trigger system had to be significantly modified. To provide robust track reconstruction, the trigger system must now import all available trigger primitives generated by the Cathode Strip Chambers and by certain other subsystems, such as Resistive Plate Chambers (RPC). In addition to massive input bandwidth, this also required significant increase in logic and memory resources. To satisfy these requirements, a new Sector Processor unit has been designed. It consists of three modules. The Core Logic module houses the large FPGA that contains the track-finding logic and multi-gigabit serial links for data exchange. The Optical module contains optical receivers and transmitters; it communicates with the Core Logic module via a custom backplane section. The Pt Lookup table (PTLUT) module contains 1GB of low-latency memory that is used to assign the final Pt to reconstructed muon tracks. The μTCA architecture (adopted by CMS) was used for this design. The talk presents the details of the hardware and firmware design of the production system based on Xilinx Virtex-7 FPGA family. The next round of LHC and CMS upgrades starts in 2019, followed by a major High-Luminosity (HL) LHC upgrade starting in 2024. In the course of these upgrades, new Gas Electron Multiplier (GEM) detectors and more RPC chambers will be added to the Endcap Muon system. In order to keep up with all these changes, a new Advanced Processor unit is being designed. This device will be based on Xilinx UltraScale+ FPGAs. It will be able to accommodate up to 100 serial links with bit rates of up to 25 Gb/s, and provide up to 2.5 times more logic resources than the device used currently. The amount of PTLUT memory will be significantly increased to provide more flexibility for the Pt assignment algorithm. The talk presents preliminary details of the hardware design program.
机译:为了适应13 TEV碰撞能量的高亮度LHC操作,CMS Endcap Muon Devel-1触发系统必须明显修改。为了提供强大的轨道重建,触发系统现在必须导入由阴极带室产生的所有可用触发基元,并由某些其他子系统(例如电阻板腔室(RPC))。除了大量的输入带宽之外,这也需要逻辑和内存资源的显着增加。为了满足这些要求,设计了一个新的部门处理器单元。它由三个模块组成。核心逻辑模块容纳大型FPGA,该FPGA包含用于数据交换的轨道查找逻辑和多千兆串行链路。光学模块包含光学接收器和发射器;它通过自定义背板部分与核心逻辑模块与核心逻辑模块通信。 PT查找表(PTLUT)模块包含1GB的低延迟存储器,用于分配最终PT以重建MUON轨道。 μTCA架构(CMS采用)用于这种设计。谈话介绍了基于Xilinx Virtex-7 FPGA系列的生产系统的硬件和固件设计的详细信息。下一轮LHC和CMS升级开始于2019年开始,其次是在2024年开始的主要高亮度(HL)LHC升级。在这些升级过程中,将添加新的气体电子乘数(Gem)探测器和更多RPC腔室到endcap muon系统。为了跟上所有这些变化,正在设计新的高级处理器单元。该设备将基于Xilinx UltraScale + FPGA。它能够容纳多达100个串行链路,比特率高达25 GB / s,并提供比当前所使用的设备更高的逻辑资源的2.5倍。 PTLUT存储器的量将被显着增加,以提供PT分配算法的更多灵活性。谈话提供了硬件设计计划的初步细节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号