首页> 外文期刊>Wireless personal communications: An Internaional Journal >Analysis of Low Power Consumption Techniques on FPGA for Wireless Devices
【24h】

Analysis of Low Power Consumption Techniques on FPGA for Wireless Devices

机译:无线设备FPGA低功耗技术分析

获取原文
获取原文并翻译 | 示例
           

摘要

In present scenario, the portable wireless devices like mobile phones are used by almost every human being for communication purpose. Mobile devices are equipped with a processing element that is responsible for performing all the controlling and computational tasks. Most of the computational tasks inside the processing element are performed by ALU circuit. ALU is considered as the computational engine and responsible for high power consumption. Previously, microprocessors and microcontrollers were the choice of designers but nowadays the horizon has been shifted to FPGAs and SOCs as a processing element in mobile devices. Obviously, FPGAs have numerous advantages over processors and the growing need of applications compels the designers to use FPGAs for fast processing. Although FPGAs fulfils the requirement of designers but they suffer from the disadvantage of high power consumption due to their complex circuitry. The demand of high performance and low power devices creates a bottleneck in front of designers specifically for battery operated portable wireless devices. So, this paper presents some power minimization techniques that can be applied on communication centric designs targeted to FPGAs. There are different techniques given in the literature but most of them are applied at device level only. This paper gives an insight to minimize the power at architectural level of design hierarchy using XPower Analyzer as a CAD tool. The proposed techniques are applied on arithmetic and logical unit circuit for analysis purpose, as ALU is the heart of processing elements used in portable wireless devices. The circuit has been verified and realized on XILINX ISE directed to Spartan 3E XC3S250E FPGA. The analysis illustrates significant improvement in the power consumption.
机译:在现有场景中,几乎每个人都使用这样的便携式无线设备用于通信目的。移动设备配备有处理元件,该处理元件负责执行所有控制和计算任务。处理元件内的大多数计算任务由ALU电路执行。 ALU被认为是计算发动机并负责高功耗。以前,微处理器和微控制器是设计人员的选择,但现在地平线已被移位到FPGA和SOC作为移动设备中的处理元件。显然,FPGA对处理器具有许多优势,并且应用需求不断增长迫使设计人员使用FPGA进行快速处理。虽然FPGA满足了设计人员的要求,但由于它们的复杂电路,它们遭受了高功耗的缺点。高性能和低功耗设备的需求在专门用于电池供电的便携式无线设备的设计师面前创造了一个瓶颈。因此,本文介绍了一些功率最小化技术,可以应用于针对FPGA的通信中心设计。文献中提供了不同的技术,但大多数应用仅在设备级别应用。本文介绍了使用XPower Analyzer作为CAD工具,最大限度地减少设计层次结构的电力。所提出的技术应用于用于分析目的的算术和逻辑单元电路,因为ALU是便携式无线设备中使用的处理元件的核心。该电路已经验证并在Xilinx ISE上实现,指向Spartan 3e XC3S250E FPGA。分析说明了功耗的显着改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号