首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >Partial error tolerance for bit-plane FIR filter architecture
【24h】

Partial error tolerance for bit-plane FIR filter architecture

机译:位平面FIR滤波器架构的部分误差容限

获取原文
获取原文并翻译 | 示例
           

摘要

Whereas some applications require correct computation many others do not. A large domain where perfect functional performance is not always required is multimedia and DSP systems. Relaxing the requirement of 100% correctness for devices and interconnections may dramatically reduce costs of manufacturing, verification, and testing. The goal of this paper is to develop a method for trading computational correctness for an additional chip area involved by fault-tolerance implementation. The method is demonstrated for the BP array in the following way: only the most significant bits of the output word are made fault-tolerant. By introducing the concept of partially error-tolerant BP array, designers achieve one more degree of tradeoff freedom. Formal definitions of the proposed terms are given. A mathematical path based on transitive closure that generates an error significance map for the BP array is proposed. The design tradeoff is demonstrated through FPGA implementation. The achieved area savings are presented as a function of a number of most significant fault-tolerant bits.
机译:有些应用程序需要正确的计算,而其他应用程序则不需要。多媒体和DSP系统是一个并不总是需要完美的功能性能的大领域。放宽对设备和互连的100%正确性的要求可能会大大降低制造,验证和测试的成本。本文的目的是为容错实现所涉及的额外芯片区域开发一种交易计算正确性的方法。通过以下方式为BP阵列演示了该方法:仅使输出字的最高有效位具有容错能力。通过引入部分容错的BP阵列的概念,设计人员可以实现另一种折衷自由度。给出了所提议术语的正式定义。提出了一种基于传递闭包的数学路径,该路径为BP数组生成错误重要性图。设计权衡通过FPGA实现得以展示。所实现的节省空间是许多最重要的容错位的函数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号